-A A +A
Type: 
Conference
Description: 
The racetrack memory device is a new concept of Magnetic RAM (MRAM) based on controlling domain wall (DW) motion in ferromagnetic nanowires. It promises ultra-high storage density thanks to the possibility to store multiple narrow DWS per memory cell. By using read and write heads based on magnetic tunnel junctions (MTJ) with perpendicular magnetic anisotropy (PMA) fast data access speed can also be achieved. Thereby the racetrack memory can be used as universal storage to address both embedded and standalone applications. In this paper, we present the device physics, integration circuit and architecture designs of a racetrack memory based on MTJs with PMA. Mixed SPICE simulations at 65 nm node demonstrate the capabilities of this device to perform high performances. Finally, we compare the potential specifications of the racetrack memory with other advanced non-volatile memory …
Publisher: 
IEEE
Publication date: 
11 Oct 2012
Authors: 

WS Zhao, Y Zhang, HP Trinh, JO Klein, C Chappert, R Mantovan, A Lamperti, RP Cowburn, Theodossis Trypiniotis, M Klaui, J Heinen, B Ocker, D Ravelosona

Biblio References: 
Pages: 1-4
Origin: 
2012 IEEE 11th International Conference on Solid-State and Integrated Circuit Technology